Invention Grant
US08358988B2 Interface between chip rate processing and bit rate processing in wireless downlink receiver
有权
无线下行接收机芯片速率处理与比特率处理之间的接口
- Patent Title: Interface between chip rate processing and bit rate processing in wireless downlink receiver
- Patent Title (中): 无线下行接收机芯片速率处理与比特率处理之间的接口
-
Application No.: US11529146Application Date: 2006-09-28
-
Publication No.: US08358988B2Publication Date: 2013-01-22
- Inventor: Lidwine Martinot , Deepak Mathew , Krishnan Vishwanathan , Eric Aardoom , Aiguo Yan , Timothy Fisher-Jeffes
- Applicant: Lidwine Martinot , Deepak Mathew , Krishnan Vishwanathan , Eric Aardoom , Aiguo Yan , Timothy Fisher-Jeffes
- Applicant Address: TW Hsin-Chu
- Assignee: MediaTek Inc.
- Current Assignee: MediaTek Inc.
- Current Assignee Address: TW Hsin-Chu
- Agency: Fish & Richardson P.C.
- Main IPC: H04B1/18
- IPC: H04B1/18

Abstract:
A bit rate processor in a wireless system includes a front end processor to process physical channel data and to generate encoded transport channel data, a transport channel buffer to hold the encoded transport channel data, and a back end processor to process the encoded transport channel data from the transport channel buffer and to generate decoded transport channel bits. The front end process may include a frame buffer that receives the physical channel data, a first stage to de-map the physical channel data, an intermediate frame buffer that receives the de-mapped physical channel data, and a second stage to process the de-mapped physical channel data and to provide the encoded transport channel data. The back end processor may include a third stage, including a scaling circuit to scale the encoded transport channel data, a decoder to decode the scaled transport channel data, a CRC checker and an output buffer.
Public/Granted literature
- US20080080443A1 Interface between chip rate processing and bit rate processing in wireless downlink receiver Public/Granted day:2008-04-03
Information query