发明授权
US08358988B2 Interface between chip rate processing and bit rate processing in wireless downlink receiver
有权
无线下行接收机芯片速率处理与比特率处理之间的接口
- 专利标题: Interface between chip rate processing and bit rate processing in wireless downlink receiver
- 专利标题(中): 无线下行接收机芯片速率处理与比特率处理之间的接口
-
申请号: US11529146申请日: 2006-09-28
-
公开(公告)号: US08358988B2公开(公告)日: 2013-01-22
- 发明人: Lidwine Martinot , Deepak Mathew , Krishnan Vishwanathan , Eric Aardoom , Aiguo Yan , Timothy Fisher-Jeffes
- 申请人: Lidwine Martinot , Deepak Mathew , Krishnan Vishwanathan , Eric Aardoom , Aiguo Yan , Timothy Fisher-Jeffes
- 申请人地址: TW Hsin-Chu
- 专利权人: MediaTek Inc.
- 当前专利权人: MediaTek Inc.
- 当前专利权人地址: TW Hsin-Chu
- 代理机构: Fish & Richardson P.C.
- 主分类号: H04B1/18
- IPC分类号: H04B1/18
摘要:
A bit rate processor in a wireless system includes a front end processor to process physical channel data and to generate encoded transport channel data, a transport channel buffer to hold the encoded transport channel data, and a back end processor to process the encoded transport channel data from the transport channel buffer and to generate decoded transport channel bits. The front end process may include a frame buffer that receives the physical channel data, a first stage to de-map the physical channel data, an intermediate frame buffer that receives the de-mapped physical channel data, and a second stage to process the de-mapped physical channel data and to provide the encoded transport channel data. The back end processor may include a third stage, including a scaling circuit to scale the encoded transport channel data, a decoder to decode the scaled transport channel data, a CRC checker and an output buffer.
公开/授权文献
信息查询