Invention Grant
US08384165B2 Application of gate edge liner to maintain gate length CD in a replacement gate transistor flow
有权
门边缘衬垫的应用以保持栅极长度CD在替代栅极晶体管流中
- Patent Title: Application of gate edge liner to maintain gate length CD in a replacement gate transistor flow
- Patent Title (中): 门边缘衬垫的应用以保持栅极长度CD在替代栅极晶体管流中
-
Application No.: US12140773Application Date: 2008-06-17
-
Publication No.: US08384165B2Publication Date: 2013-02-26
- Inventor: Richard J. Carter , Wai Lo , Sey-Shing Sun , Hong Lin , Verne Hornback
- Applicant: Richard J. Carter , Wai Lo , Sey-Shing Sun , Hong Lin , Verne Hornback
- Applicant Address: US CA San Jose
- Assignee: LSI Corporation
- Current Assignee: LSI Corporation
- Current Assignee Address: US CA San Jose
- Agency: Clark Hill PLC
- Main IPC: H01L29/49
- IPC: H01L29/49 ; H01L29/51

Abstract:
A method to maintain a well-defined gate stack profile, deposit or grow a uniform gate dielectric, and maintain gate length CD control by means of an inert insulating liner deposited after dummy gate etch and before the spacer process. The liner material is selective to wet chemicals used to remove the dummy gate oxide thereby preventing undercut in the spacer region. The method is aimed at making the metal gate electrode technology a feasible technology with maximum compatibility with the existing fabrication environment for multiple generations of CMOS transistors, including those belonging to the 65 nm, 45 nm and 25 nm technology nodes, that are being used in analog, digital or mixed signal integrated circuit for various applications such as communication, entertainment, education and security products.
Public/Granted literature
- US20080308882A1 APPLICATION OF GATE EDGE LINER TO MAINTAIN GATE LENGTH CD IN A REPLACEMENT GATE TRANSISTOR FLOW Public/Granted day:2008-12-18
Information query
IPC分类: