Invention Grant
- Patent Title: Circuit and method for on-chip jitter measurement
- Patent Title (中): 用于片上抖动测量的电路和方法
-
Application No.: US13364689Application Date: 2012-02-02
-
Publication No.: US08385394B2Publication Date: 2013-02-26
- Inventor: Brandon R. Kam , Stephen D. Wyatt
- Applicant: Brandon R. Kam , Stephen D. Wyatt
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Gibb & Riley, LLC
- Agent Michael J. LeStrange, Esq.
- Main IPC: H04B17/00
- IPC: H04B17/00

Abstract:
Disclosed herein are embodiments of an improved built-in self-test (BIST) circuit and an associated method for measuring phase and/or cycle-to-cycle jitter of a clock signal. The embodiments of the BIST circuit implement a Variable Vernier Digital Delay Locked Line method. Specifically, the embodiments of the BIST circuit incorporate both a digital delay locked loop and a Vernier delay line, for respectively coarse tuning and fine tuning portions of the circuit. Additionally, the BIST circuit is variable, as the resolution of the circuit changes from chip to chip, and digital, as it is implemented with standard digital logic elements.
Public/Granted literature
- US20120134403A1 CIRCUIT AND METHOD FOR ON-CHIP JITTER MEASUREMENT Public/Granted day:2012-05-31
Information query