发明授权
- 专利标题: Semiconductor memory device reducing resistance fluctuation of data transfer line
- 专利标题(中): 半导体存储器件降低数据传输线的电阻波动
-
申请号: US12877563申请日: 2010-09-08
-
公开(公告)号: US08391065B2公开(公告)日: 2013-03-05
- 发明人: Mitsuhiro Noguchi
- 申请人: Mitsuhiro Noguchi
- 申请人地址: JP Tokyo
- 专利权人: Kabushiki Kaisha Toshiba
- 当前专利权人: Kabushiki Kaisha Toshiba
- 当前专利权人地址: JP Tokyo
- 代理机构: Oblon, Spivak, McClelland, Maier & Neustadt, L.L.P.
- 优先权: JP2009-245334 20091026
- 主分类号: G11C16/04
- IPC分类号: G11C16/04 ; H01L23/48
摘要:
According to one embodiment, a semiconductor memory device includes first and second memory cell blocks and an interconnect rerouting unit provided therebetween. The first memory cell block includes first interconnects and second interconnects provided in each space between the first interconnects. The second memory cell block includes a plurality of third interconnects provided on lines extending from the first interconnects and a plurality of fourth interconnects provided on lines extending from the second interconnects. A width and a thickness of the second and fourth interconnects are smaller than a width and a thickness of the first and second interconnects. Each of the first to fourth interconnects is connected to one end of first to fourth cell units including memory cells. The interconnect rerouting unit connects one of the fourth interconnects to one of the first interconnects and connects one of the third interconnects to the second interconnects.
公开/授权文献
信息查询