发明授权
- 专利标题: Layered chip package and method of manufacturing same
- 专利标题(中): 分层芯片封装及其制造方法
-
申请号: US12822601申请日: 2010-06-24
-
公开(公告)号: US08421243B2公开(公告)日: 2013-04-16
- 发明人: Yoshitaka Sasaki , Hiroyuki Ito , Hiroshi Ikejima , Atsushi Iijima
- 申请人: Yoshitaka Sasaki , Hiroyuki Ito , Hiroshi Ikejima , Atsushi Iijima
- 申请人地址: US CA Milpitas CN Hong Kong
- 专利权人: Headway Technologies, Inc.,SAE Magnetics (H.K.) Ltd.
- 当前专利权人: Headway Technologies, Inc.,SAE Magnetics (H.K.) Ltd.
- 当前专利权人地址: US CA Milpitas CN Hong Kong
- 代理机构: Oliff & Berridge, PLC
- 主分类号: H01L23/52
- IPC分类号: H01L23/52
摘要:
A layered chip package includes a main body, and wiring disposed on a side surface of the main body. The main body includes: a main part including a plurality of layer portions stacked; a plurality of first terminals disposed on the top surface of the main part and connected to the wiring; and a plurality of second terminals disposed on the bottom surface of the main part and connected to the wiring. The plurality of layer portions include a first-type layer portion and a second-type layer portion. The first-type layer portion includes a conforming semiconductor chip, and a plurality of first-type electrodes that are connected to the semiconductor chip and the wiring. The second-type layer portion includes a defective semiconductor chip, and a plurality of second-type electrodes that are connected to the wiring and not to the semiconductor chip.
公开/授权文献
- US20110316141A1 LAYERED CHIP PACKAGE AND METHOD OF MANUFACTURING SAME 公开/授权日:2011-12-29
信息查询
IPC分类: