发明授权
- 专利标题: Layered chip package
- 专利标题(中): 分层芯片封装
-
申请号: US12585778申请日: 2009-09-24
-
公开(公告)号: US08466562B2公开(公告)日: 2013-06-18
- 发明人: Yoshitaka Sasaki , Hiroyuki Ito , Hiroshi Ikejima , Atsushi Iijima
- 申请人: Yoshitaka Sasaki , Hiroyuki Ito , Hiroshi Ikejima , Atsushi Iijima
- 申请人地址: US CA Milpitas CN Hong Kong
- 专利权人: Headway Technologies, Inc.,SAE Magnetics (H.K.) Ltd.
- 当前专利权人: Headway Technologies, Inc.,SAE Magnetics (H.K.) Ltd.
- 当前专利权人地址: US CA Milpitas CN Hong Kong
- 代理机构: Oliff & Berridge, PLC
- 主分类号: H01L23/48
- IPC分类号: H01L23/48
摘要:
A layered chip package includes a plurality of layer portions that are stacked, each of the layer portions including a semiconductor chip. The plurality of layer portions include at least one first-type layer portion and at least one second-type layer portion. The semiconductor chip has a circuit, a plurality of electrode pads electrically connected to the circuit, and a plurality of through electrodes. In every vertically adjacent two of the layer portions, the plurality of through electrodes of the semiconductor chip of one of the two layer portions are electrically connected to the respective corresponding through electrodes of the semiconductor chip of the other of the two layer portions. The first-type layer portion includes a plurality of wires for electrically connecting the plurality of through electrodes to the respective corresponding electrode pads, whereas the second-type layer portion does not include the wires.
公开/授权文献
- US20110068456A1 Layered chip package and method of manufacturing same 公开/授权日:2011-03-24
信息查询
IPC分类: