Invention Grant
- Patent Title: Frequency division of an input clock signal
- Patent Title (中): 输入时钟信号的分频
-
Application No.: US13177956Application Date: 2011-07-07
-
Publication No.: US08466720B2Publication Date: 2013-06-18
- Inventor: Nitin Gupta
- Applicant: Nitin Gupta
- Applicant Address: NL Amsterdam
- Assignee: STMicroelectronics International N.V.
- Current Assignee: STMicroelectronics International N.V.
- Current Assignee Address: NL Amsterdam
- Agency: Wolf, Greenfield & Sacks, P.C.
- Priority: IN3126/DEL/2010 20101228
- Main IPC: H03B19/00
- IPC: H03B19/00

Abstract:
Circuitry and method for dividing the frequency of an input clock signal for use in a prescaler of a digital frequency synthesizer. A flip flop is clocked on a first type of edge of the input clock signal, and provides an output for use as a divided clock signal. Feedback circuitry is clocked on the first type of edge of the input clock signal and provides a signal to a data input of the flip flop based on the inverse of the output of the flip flop.
Public/Granted literature
- US20120161823A1 FREQUENCY DIVISION OF AN INPUT CLOCK SIGNAL Public/Granted day:2012-06-28
Information query