- 专利标题: Semiconductor memory device and a method of manufacturing the same, a method of manufacturing a vertical MISFET and a vertical MISFET, and a method of manufacturing a semiconductor device and a semiconductor device
-
申请号: US13150768申请日: 2011-06-01
-
公开(公告)号: US08476138B2公开(公告)日: 2013-07-02
- 发明人: Hiraku Chakihara , Kousuke Okuyama , Masahiro Moniwa , Makoto Mizuno , Keiji Okamoto , Mitsuhiro Noguchi , Tadanori Yoshida , Yasuhiko Takahshi , Akio Nishida
- 申请人: Hiraku Chakihara , Kousuke Okuyama , Masahiro Moniwa , Makoto Mizuno , Keiji Okamoto , Mitsuhiro Noguchi , Tadanori Yoshida , Yasuhiko Takahshi , Akio Nishida
- 申请人地址: JP Tokyo JP Kanagawa
- 专利权人: Hitachi ULSI Systems Co., Ltd.,Renesas Electronics Corporation
- 当前专利权人: Hitachi ULSI Systems Co., Ltd.,Renesas Electronics Corporation
- 当前专利权人地址: JP Tokyo JP Kanagawa
- 代理机构: Antonelli, Terry, Stout & Kraus, LLP.
- 优先权: JP2002-224254 20020731; JP2003-97210 20030331
- 主分类号: H01L21/336
- IPC分类号: H01L21/336 ; H01L21/8244 ; H01L21/8239
摘要:
Vertical MISFETs are formed over drive MISFETs and transfer MISFETs. The vertical MISFETs comprise rectangular pillar laminated bodies each formed by laminating a lower semiconductor layer (drain), an intermediate semiconductor layer, and an upper semiconductor layer (source), and gate electrodes formed on corresponding side walls of the laminated bodies with gate insulating films interposed therebetween. In each vertical MISFET, the lower semiconductor layer constitutes a drain, the intermediate semiconductor layer constitutes a substrate (channel region), and the upper semiconductor layer constitutes a source. The lower semiconductor layer, the intermediate semiconductor layer and the upper semiconductor layer are each comprised of a silicon film. The lower semiconductor layer and the upper semiconductor layer are doped with a p type and constituted of a p type silicon film.
公开/授权文献
信息查询
IPC分类: