Invention Grant
- Patent Title: 3D integrated circuit stack-wide synchronization circuit
-
Application No.: US13217767Application Date: 2011-08-25
-
Publication No.: US08476953B2Publication Date: 2013-07-02
- Inventor: Joel A. Silberman , Matthew R. Wordeman
- Applicant: Joel A. Silberman , Matthew R. Wordeman
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Tutunjian & Bitetto, P.C.
- Agent Louis J. Percello
- Main IPC: G06F1/04
- IPC: G06F1/04 ; H03K3/00

Abstract:
There is provided a synchronization circuit for a 3D chip stack having multiple circuits and multiple strata interconnected using a first and a second stack-wide broadcast connection chain. The synchronization circuit includes the following, on each stratum. A synchronizer connected to the first connection chain receives an asynchronous signal therefrom and performs a synchronization to provide a synchronous signal. A driver is connected to the second chain for driving the synchronous signal. A latch connected to the second chain receives the synchronous signal driven by the driver on a same or different stratum within a next clock cycle from the synchronization to provide the stack-wide synchronous signal to a circuit on a same stratum. An output of a single driver on one stratum is selected at any given time for use by the latch on all strata.
Public/Granted literature
- US20130049825A1 3D INTEGRATED CIRCUIT STACK-WIDE SYNCHRONIZATION CIRCUIT Public/Granted day:2013-02-28
Information query