Invention Grant
US08624297B2 Multi-layer circuit substrate fabrication and design methods providing improved transmission line integrity and increased routing density 有权
多层电路衬底制造和设计方法提供改进的传输线完整性和增加的路由密度

Multi-layer circuit substrate fabrication and design methods providing improved transmission line integrity and increased routing density
Abstract:
An integrated circuit substrate is designed and fabricated with a selectively applied transmission line reference plane metal layer to achieve signal path shielding and isolation, while avoiding drops in impedance due to capacitance between large diameter vias and the transmission line reference plane metal layer. The transmission line reference plane defines voids above (or below) the signal-bearing plated-through holes (PTHs) that pass through a rigid substrate core, so that the signals are not degraded by an impedance mismatch that would otherwise be caused by shunt capacitance from the top (or bottom) of the signal-bearing PTHs to the transmission line reference plane. For voltage-plane bearing PTHs, no voids are introduced, so that signal path conductors can be routed above or adjacent to the voltage-plane bearing PTHs, with the transmission line reference plane preventing shunt capacitance between the signal path conductors and the PTHs.
Information query
Patent Agency Ranking
0/0