Invention Grant
- Patent Title: High jitter and frequency drift tolerant clock data recovery
- Patent Title (中): 高抖动和频率漂移容限时钟数据恢复
-
Application No.: US13784571Application Date: 2013-03-04
-
Publication No.: US08681918B2Publication Date: 2014-03-25
- Inventor: Nitin Gupta
- Applicant: STMicroelectronics International N.V.
- Applicant Address: NL Amsterdam
- Assignee: STMicroelectronics International N.V.
- Current Assignee: STMicroelectronics International N.V.
- Current Assignee Address: NL Amsterdam
- Agency: Hogan Lovells US LLP
- Priority: IN1087/DEL/2010 20100507
- Main IPC: H04L7/00
- IPC: H04L7/00

Abstract:
In a method for recovery of a dock from a received digital data stream and an apparatus for recovering a clock from a received digital data stream, phase-shifted dock signals are generated from a receiver's dock. After selecting one of the phase-shifted clock signals, two other phase-shifted clock signals are determined. Depending on sample values taken at rising/falling edges of the three selected phase-shifted clock signals, counter values are increased and compared. The selection of phase-shifted clock signals and the steps of sampling the input digital data stream, comparing the values and increasing counter values, if required, are repeatedly performed until the comparison result of the counter values indicates that one of the latter determined phase-shifted clock signals strobes the received digital data stream in the center of a bit period.
Public/Granted literature
- US20130181754A1 HIGH JITTER AND FREQUENCY DRIFT TOLERANT CLOCK DATA RECOVERY Public/Granted day:2013-07-18
Information query