Invention Grant
- Patent Title: Hardware acceleration apparatus, method and computer-readable medium efficiently processing multi-core synchronization
- Patent Title (中): 硬件加速装置,方法和计算机可读介质有效地处理多核同步
-
Application No.: US12904782Application Date: 2010-10-14
-
Publication No.: US08688885B2Publication Date: 2014-04-01
- Inventor: Chae Seok Im , Shi Hwa Lee , Seung Won Lee , Jae Don Lee , Min Kyu Jeong
- Applicant: Chae Seok Im , Shi Hwa Lee , Seung Won Lee , Jae Don Lee , Min Kyu Jeong
- Applicant Address: KR Suwon-Si
- Assignee: Samsung Electronics Co., Ltd.
- Current Assignee: Samsung Electronics Co., Ltd.
- Current Assignee Address: KR Suwon-Si
- Agency: Staas & Halsey LLP
- Priority: KR10-2010-0033813 20100413
- Main IPC: G06F13/40
- IPC: G06F13/40 ; G06F12/14 ; G06F9/46

Abstract:
Provided is a hardware acceleration apparatus, method and computer-readable medium efficiently processing multi-core synchronization. A processor core that fails to acquire a lock variable may be switched to a low power sleep mode and a waste of power may be reduced. Additionally, when a lock variable is returned, a wakeup signal may be transmitted to a processor core operated in the low power sleep mode, and the processor core may be activated.
Public/Granted literature
Information query