- 专利标题: Analysis of stress impact on transistor performance
-
申请号: US12510185申请日: 2009-07-27
-
公开(公告)号: US08713510B2公开(公告)日: 2014-04-29
- 发明人: Victor Moroz , Dipankar Pramanik
- 申请人: Victor Moroz , Dipankar Pramanik
- 申请人地址: US CA Mountain View
- 专利权人: Synopsys, Inc.
- 当前专利权人: Synopsys, Inc.
- 当前专利权人地址: US CA Mountain View
- 代理机构: Haynes Beffel & Wolfeld LLP
- 代理商 Warren S. Wolfeld
- 主分类号: G06F17/50
- IPC分类号: G06F17/50
摘要:
Roughly described, a method for approximating stress-induced mobility enhancement in a channel region in an integrated circuit layout, including approximating the stress at each of a plurality of sample points in the channel, converting the stress approximation at each of the sample points to a respective mobility enhancement value, and averaging the mobility enhancement values at all the sample points. The method enables integrated circuit stress analysis that takes into account stresses contributed by multiple stress generation mechanisms, stresses having vector components other than along the length of the channel, and stress contributions (including mitigations) due to the presence of other structures in the neighborhood of the channel region under study, other than the nearest STI interfaces. The method also enables stress analysis of large layout regions and even full-chip layouts, without incurring the computation costs of a full TCAD simulation.
公开/授权文献
- US20100023900A1 ANALYSIS OF STRESS IMPACT ON TRANSISTOR PERFORMANCE 公开/授权日:2010-01-28
信息查询