发明授权
US08793480B2 Updating programmable logic devices in a multi-node system configured for symmetric multiprocessing
有权
在配置为对称多处理的多节点系统中更新可编程逻辑器件
- 专利标题: Updating programmable logic devices in a multi-node system configured for symmetric multiprocessing
- 专利标题(中): 在配置为对称多处理的多节点系统中更新可编程逻辑器件
-
申请号: US13443329申请日: 2012-04-10
-
公开(公告)号: US08793480B2公开(公告)日: 2014-07-29
- 发明人: Alfredo Aldereguia , Grace A. Richter , William B. Schwartz
- 申请人: Alfredo Aldereguia , Grace A. Richter , William B. Schwartz
- 申请人地址: US NY Armonk
- 专利权人: International Business Machines Corporation
- 当前专利权人: International Business Machines Corporation
- 当前专利权人地址: US NY Armonk
- 代理机构: Biggers Kennedy Lenart Spraggins LLP
- 代理商 Edward J. Lenart; Thomas E. Tyson
- 主分类号: G06F15/177
- IPC分类号: G06F15/177 ; G06F21/57 ; G06F9/00 ; G06F9/44 ; G06F1/24
摘要:
Updating programmable logic devices (‘PLDs’) in a symmetric multiprocessing (‘SMP’) computer, each compute node of the SMP computer including a PLD coupled for data communications through a bus adapter, the bus adapter adapted for data communications through a set of one or more input/output (‘I/O’) memory addresses, including configuring the primary compute node with an update of the configuration instructions for the PLDs; assigning, by the PLDs at boot time in an SMP boot, a unique, separate set of one or more I/O addresses to each bus adapter on each compute node; and providing, by the primary compute node during the SMP boot, the update to all compute nodes, writing the update as a data transfer to each of the PLDs through each bus adapter at the unique, separate set of one or more I/O addresses for each bus adapter.
公开/授权文献
- US20120204021A1 Updating Programmable Logic Devices 公开/授权日:2012-08-09
信息查询