Invention Grant
- Patent Title: Integrated method for forming metal gate FinFET devices
- Patent Title (中): 用于形成金属栅极FinFET器件的集成方法
-
Application No.: US13241014Application Date: 2011-09-22
-
Publication No.: US08796095B2Publication Date: 2014-08-05
- Inventor: Chia-Pin Lin , Wen-Sheh Huang , Tian-Choy Gan , Chia-Lung Hung , Hsien-Chin Lin , Shyue-Shyh Lin
- Applicant: Chia-Pin Lin , Wen-Sheh Huang , Tian-Choy Gan , Chia-Lung Hung , Hsien-Chin Lin , Shyue-Shyh Lin
- Applicant Address: TW Hsin-Chu
- Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee Address: TW Hsin-Chu
- Agency: Duane Morris LLP
- Main IPC: H01L21/336
- IPC: H01L21/336

Abstract:
Provided is a high-k metal gate structure formed over a semiconductor fin. A nitride layer is formed over the gate structure and the semiconductor fin, using two separate deposition operations, the first forming a very thin nitride film. Implantation operations may be carried out in between the two nitride film deposition operations. The first nitride film may be SiNx or SiCNx and the second nitride film is SiCNx. The nitride films may be combined to form low wet etch rate spacers enabling further processing operations to be carried out without damaging underlying structures and without requiring the formation of further dummy spacers. Further processing operations include epitaxial silicon/SiGe processing sequences and source/drain implanting operations carried out with the low etch rate spacers intact.
Public/Granted literature
- US20120015493A1 INTEGRATED METHOD FOR FORMING METAL GATE FinFET DEVICES Public/Granted day:2012-01-19
Information query
IPC分类: