发明授权
- 专利标题: Core circuit test architecture
- 专利标题(中): 核心电路测试架构
-
申请号: US14148054申请日: 2014-01-06
-
公开(公告)号: US08839059B2公开(公告)日: 2014-09-16
- 发明人: Lee D. Whetsel
- 申请人: Texas Instruments Incorporated
- 申请人地址: US TX Dallas
- 专利权人: Texas Instruments Incorporated
- 当前专利权人: Texas Instruments Incorporated
- 当前专利权人地址: US TX Dallas
- 代理商 Lawrence J. Bassuk; Frederick J. Telecky, Jr.
- 主分类号: G01R31/28
- IPC分类号: G01R31/28 ; G01R31/3185 ; G01R31/3177
摘要:
A scan test architecture facilitates low power testing of semiconductor circuits by selectively dividing the serial scan paths into shorter sections. Multiplexers between the sections control connecting the sections into longer or shorted paths. Select and enable signals control the operation of the scan path sections. The output of each scan path passes through a multiplexer to compare circuits on the semiconductor substrate. The compare circuits also receive expected data and mask data. The compare circuits provide a fail flag output from the semiconductor substrate.
公开/授权文献
- US20140122954A1 CORE CIRCUIT TEST ARCHITECTURE 公开/授权日:2014-05-01
信息查询