Invention Grant
US08853001B2 Semiconductor device and method of forming pad layout for flipchip semiconductor die
有权
半导体器件及其形成用于倒装芯片半导体晶片的焊盘布局的方法
- Patent Title: Semiconductor device and method of forming pad layout for flipchip semiconductor die
- Patent Title (中): 半导体器件及其形成用于倒装芯片半导体晶片的焊盘布局的方法
-
Application No.: US12959709Application Date: 2010-12-03
-
Publication No.: US08853001B2Publication Date: 2014-10-07
- Inventor: Rajendra D. Pendse
- Applicant: Rajendra D. Pendse
- Applicant Address: SG Singapore
- Assignee: STATS ChipPAC, Ltd.
- Current Assignee: STATS ChipPAC, Ltd.
- Current Assignee Address: SG Singapore
- Agency: Patent Law Group: Atkins and Associates, P.C.
- Agent Robert D. Atkins
- Main IPC: H01L23/48
- IPC: H01L23/48 ; H01L23/00 ; H01L23/498 ; H01L23/50 ; H01L21/56 ; H01L23/31

Abstract:
A semiconductor device has a semiconductor die with a die pad layout. Signal pads in the die pad layout are located primarily near a perimeter of the semiconductor die, and power pads and ground pads are located primarily inboard from the signal pads. The signal pads are arranged in a peripheral row or in a peripheral array generally parallel to an edge of the semiconductor die. Bumps are formed over the signal pads, power pads, and ground pads. The bumps can have a fusible portion and non-fusible portion. Conductive traces with interconnect sites are formed over a substrate. The bumps are wider than the interconnect sites. The bumps are bonded to the interconnect sites so that the bumps cover a top surface and side surfaces of the interconnect sites. An encapsulant is deposited around the bumps between the semiconductor die and substrate.
Public/Granted literature
- US20120241984A9 Semiconductor Device and Method of Forming Pad Layout for Flipchip Semiconductor Die Public/Granted day:2012-09-27
Information query
IPC分类: