Invention Grant
US08853042B2 Carbon and nitrogen doping for selected PMOS transistors on an integrated circuit
有权
集成电路上选定的PMOS晶体管的碳氮掺杂
- Patent Title: Carbon and nitrogen doping for selected PMOS transistors on an integrated circuit
- Patent Title (中): 集成电路上选定的PMOS晶体管的碳氮掺杂
-
Application No.: US14148840Application Date: 2014-01-07
-
Publication No.: US08853042B2Publication Date: 2014-10-07
- Inventor: Mahalingam Nandakumar , Amitabh Jain
- Applicant: Texas Instruments Incorporated
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Agent Jacqueline J. Garner; Frederick J. Telecky, Jr.
- Main IPC: H01L21/336
- IPC: H01L21/336 ; H01L21/8234 ; H01L29/66 ; H01L21/28 ; H01L29/78 ; H01L21/265 ; H01L29/10

Abstract:
A method of forming an integrated circuit (IC) including a core and a non-core PMOS transistor includes forming a non-core gate structure including a gate electrode on a gate dielectric and a core gate structure including a gate electrode on a gate dielectric. The gate dielectric for the non-core gate structure is at least 2 Å of equivalent oxide thickness (EOT) thicker as compared to the gate dielectric for the core gate structure. P-type lightly doped drain (PLDD) implantation including boron establishes source/drain extension regions in the substrate.The PLDD implantation includes selective co-implanting of carbon and nitrogen into the source/drain extension region of the non-core gate structure. Source and drain implantation forms source/drain regions for the non-core and core gate structure, wherein the source/drain regions are distanced from the non-core and core gate structures further than their source/drain extension regions. Source/drain annealing is performed after source and drain implantation.
Public/Granted literature
- US20140120675A1 CARBON AND NITROGEN DOPING FOR SELECTED PMOS TRANSISTORS ON AN INTEGRATED CIRCUIT Public/Granted day:2014-05-01
Information query
IPC分类: