Invention Grant
US08854073B2 Methods and apparatus for margin testing integrated circuits using asynchronously timed varied supply voltage and test patterns
有权
使用异步定时变化的电源电压和测试模式的集成电路余量测试的方法和装置
- Patent Title: Methods and apparatus for margin testing integrated circuits using asynchronously timed varied supply voltage and test patterns
- Patent Title (中): 使用异步定时变化的电源电压和测试模式的集成电路余量测试的方法和装置
-
Application No.: US13236696Application Date: 2011-09-20
-
Publication No.: US08854073B2Publication Date: 2014-10-07
- Inventor: David A. Grosch , Marc D. Knox , Erik A. Nelson , Brian C. Noble
- Applicant: David A. Grosch , Marc D. Knox , Erik A. Nelson , Brian C. Noble
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Schmeiser, Olsen & Watts
- Agent Michael LeStrange
- Main IPC: G01R31/02
- IPC: G01R31/02 ; G01R31/3187 ; G01R31/30

Abstract:
Method and apparatus for margin testing integrated circuits. The method includes selecting a clock frequency, an operating temperature range and a power supply voltage level for margin testing an integrated circuit wherein one or more of the clock frequency, the operating temperature range and the power supply voltage level is outside of the normal operating conditions of the integrated circuit; applying an asynchronously time varying power supply voltage set to the selected power supply voltage level to the integrated circuit; running the integrated circuit chip at the selected clock frequency and maintaining the integrated circuit within the selected temperature range; applying a continuous test pattern to the integrated circuit; and monitoring the integrated circuit for fails.
Public/Granted literature
- US20130069678A1 EFFICIENT METHODS AND APPARATUS FOR MARGIN TESTING INTEGRATED CIRCUITS Public/Granted day:2013-03-21
Information query