Invention Grant
US08854100B2 Clock driver for frequency-scalable systems 有权
用于频率可伸缩系统的时钟驱动器

Clock driver for frequency-scalable systems
Abstract:
A clock driver for a resonant clock network includes a delay circuit that receives and supplies a delayed clock signal. A first transistor is coupled to receive a first pulse control signal and supply an output clock node of the clock driver. An asserted edge of the first control signal is responsive to the falling edge of the delayed clock signal. A second transistor is coupled to receive a second control signal and to supply the output clock node of the clock driver. An asserted edge of the second control signal is responsive to a rising edge of the delayed clock signal.
Public/Granted literature
Information query
Patent Agency Ranking
0/0