Invention Grant
US08942333B2 Apparatus and methods for clock alignment for high speed interfaces
有权
用于高速接口时钟对准的装置和方法
- Patent Title: Apparatus and methods for clock alignment for high speed interfaces
- Patent Title (中): 用于高速接口时钟对准的装置和方法
-
Application No.: US13674154Application Date: 2012-11-12
-
Publication No.: US08942333B2Publication Date: 2015-01-27
- Inventor: Arvind Kumar , Shobhit Singhal , Vikas Lakhanpal , Kalpesh Amrutlal Shah
- Applicant: Texas Instruments Incorporated
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Agent John R. Pessetto; Frederick J. Telecky, Jr.
- Main IPC: H04L7/00
- IPC: H04L7/00 ; H04L7/02

Abstract:
Apparatuses and methods for phase aligning at least two clocks used by respective first and second circuitry systems, such as a memory controller and a DDR PHY interface in a system on a chip system. A first circuit samples a phase of a first clock used by the first circuitry system, and then a delay circuit selectively delays a second clock used by the second circuitry system and sets a delayed timing of the second clock. To economize resources and reduce chip area, a logic circuit receives the sampled phase of the first clock, determines which delayed timing matches timing of the sampled phase, and sets the delay circuit to a fixed delayed timing corresponding to the delayed timing that matches the sampled phase. Thus, phase alignment of the two clocks is achieved with fewer resources.
Public/Granted literature
- US20140133613A1 APPARATUS AND METHODS FOR CLOCK ALIGNMENT FOR HIGH SPEED INTERFACES Public/Granted day:2014-05-15
Information query