Invention Grant
- Patent Title: Diode structure and method for wire-last nanomesh technologies
-
Application No.: US13971974Application Date: 2013-08-21
-
Publication No.: US08994108B2Publication Date: 2015-03-31
- Inventor: Josephine B. Chang , Isaac Lauer , Chung-Hsun Lin , Jeffrey W. Sleight
- Applicant: International Business Machines Corporation
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Michael J. Chang, LLC
- Agent Louis J. Percello
- Main IPC: H01L27/12
- IPC: H01L27/12 ; H01L29/66 ; H01L29/78 ; B82Y99/00

Abstract:
In one aspect, a method of fabricating an electronic device includes the following steps. An alternating series of device and sacrificial layers are formed in a stack on an SOI wafer. Nanowire bars are etched into the device/sacrificial layers such that each of the device layers in a first portion of the stack and each of the device layers in a second portion of the stack has a source region, a drain region and a plurality of nanowire channels connecting the source region and the drain region. The sacrificial layers are removed from between the nanowire bars. A conformal gate dielectric layer is selectively formed surrounding the nanowire channels in the first portion of the stack which serve as a channel region of a nanomesh FET transistor. Gates are formed surrounding the nanowire channels in the first and second portions of the stack.
Public/Granted literature
- US20140217364A1 Diode Structure and Method for Wire-Last Nanomesh Technologies Public/Granted day:2014-08-07
Information query
IPC分类: