Invention Grant
US09031179B2 Calibration of clock path mismatches between data and error slicer
有权
校准数据和错误切片器之间的时钟路径不匹配
- Patent Title: Calibration of clock path mismatches between data and error slicer
- Patent Title (中): 校准数据和错误切片器之间的时钟路径不匹配
-
Application No.: US13936961Application Date: 2013-07-08
-
Publication No.: US09031179B2Publication Date: 2015-05-12
- Inventor: Jianghui Su
- Applicant: Oracle International Corporation
- Applicant Address: US CA Redwood City
- Assignee: Oracle International Corporation
- Current Assignee: Oracle International Corporation
- Current Assignee Address: US CA Redwood City
- Agency: Marsh Fischmann & Breyfogle LLP
- Agent Daniel J. Sherwinter
- Main IPC: H04L7/00
- IPC: H04L7/00 ; H04B17/00

Abstract:
Embodiments include systems and methods for calibrating effective clock path mismatches in a receiver circuit. For example, a serializer/deserializer (SERDES) circuit includes a data slicer that generates data sampler decisions by sampling an input signal according to a clocking signal, and an error slicer that generates error slicer samples by sampling the input signal according to the clocking signal. Each of the data slicer and error slicer has an associated clock path delay, and the delays are typically different (e.g., due to manufacturing differences). A calibrator performs iteratively shifted sampling and comparing of the data sampler decisions and the error slicer samples over a plurality of clocking locations to determine an effective clock path mismatch. The calibrator can then determine and apply a clocking offset to the data slicer and/or the error slicer to effectively shift data and error sampling, thereby compensating for the effective clock path mismatch.
Public/Granted literature
- US20150010121A1 CALIBRATION OF CLOCK PATH MISMATCHES BETWEEN DATA AND ERROR SLICER Public/Granted day:2015-01-08
Information query