发明授权
- 专利标题: Method and apparatus to improve reliability of vias
- 专利标题(中): 提高通孔可靠性的方法和装置
-
申请号: US13299566申请日: 2011-11-18
-
公开(公告)号: US09041209B2公开(公告)日: 2015-05-26
- 发明人: Douglas M. Reber , Lawrence N. Herr
- 申请人: Douglas M. Reber , Lawrence N. Herr
- 申请人地址: US TX Austin
- 专利权人: FREESCALE SEMICONDUCTOR, INC.
- 当前专利权人: FREESCALE SEMICONDUCTOR, INC.
- 当前专利权人地址: US TX Austin
- 主分类号: H01L23/498
- IPC分类号: H01L23/498 ; G06F17/50 ; H01L21/768
摘要:
In a disclosed embodiment, a method for tiling selected vias in a semiconductor device having a plurality of vias comprises generating a layout database for the semiconductor device; creating zones around the plurality of vias; measuring density of covering metal in each zone; selecting a low density zone as being a zone that has a metal density less than a threshold metal density; and adding at least one tiling feature on a metal layer above the plurality of vias in the low density zone so that metal density of the low density zone increases to at least the same as the threshold metal density.
公开/授权文献
- US20130127064A1 METHOD AND APPARATUS TO IMPROVE RELIABILITY OF VIAS 公开/授权日:2013-05-23
信息查询
IPC分类: