Invention Grant
US09281390B2 Structure and method for forming programmable high-K/metal gate memory device
有权
用于形成可编程高K /金属栅极存储器件的结构和方法
- Patent Title: Structure and method for forming programmable high-K/metal gate memory device
- Patent Title (中): 用于形成可编程高K /金属栅极存储器件的结构和方法
-
Application No.: US13964612Application Date: 2013-08-12
-
Publication No.: US09281390B2Publication Date: 2016-03-08
- Inventor: Roger A. Booth, Jr. , Kangguo Cheng , Chandrasekara Kothandaraman , Chengwen Pei
- Applicant: GLOBALFOUNDRIES INC.
- Applicant Address: KY Grand Cayman
- Assignee: GLOBALFOUNDRIES INC.
- Current Assignee: GLOBALFOUNDRIES INC.
- Current Assignee Address: KY Grand Cayman
- Agency: Scully, Scott, Murphy & Presser, P.C.
- Main IPC: H01L29/786
- IPC: H01L29/786 ; H01L21/336 ; H01L29/78 ; H01L21/28 ; H01L27/115 ; H01L29/423 ; H01L29/49 ; H01L29/51 ; H01L29/66 ; H01L29/792 ; H01L27/105 ; H01L21/8234

Abstract:
A method of fabricating a memory device is provided that may begin with forming a layered gate stack atop a semiconductor substrate and patterning a metal electrode layer stopping on the high-k gate dielectric layer of the layered gate stack to provide a first metal gate electrode and a second metal gate electrode on the semiconductor substrate. In a next process sequence, at least one spacer is formed on the first metal gate electrode atop a portion of the high-k gate dielectric layer, wherein a remaining portion of the high-k gate dielectric is exposed. The remaining portion of the high-k gate dielectric layer is etched to provide a first high-k gate dielectric having a portion that extends beyond a sidewall of the first metal gate electrode and a second high-k gate dielectric having an edge that is aligned to a sidewall of the second metal gate electrode.
Public/Granted literature
- US20130328136A1 STRUCTURE AND METHOD FOR FORMING PROGRAMMABLE HIGH-K/METAL GATE MEMORY DEVICE Public/Granted day:2013-12-12
Information query
IPC分类: