Invention Grant
- Patent Title: Techniques and configurations to reduce transistor gate short defects
- Patent Title (中): 减少晶体管栅极缺陷的技术和配置
-
Application No.: US14137909Application Date: 2013-12-20
-
Publication No.: US09281401B2Publication Date: 2016-03-08
- Inventor: Sridhar Govindaraju , Matthew J. Prince
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: INTEL CORPORATION
- Current Assignee: INTEL CORPORATION
- Current Assignee Address: US CA Santa Clara
- Agency: Schwabe, Williamson & Wyatt, P.C.
- Main IPC: H01L27/088
- IPC: H01L27/088 ; H01L29/78 ; H01L29/66 ; H01L29/423

Abstract:
Embodiments of the present disclosure describe techniques and configurations to reduce transistor gate short defects. In one embodiment, a method includes forming a plurality of lines, wherein individual lines of the plurality of lines comprise a gate electrode material, depositing an electrically insulative material to fill regions between the individual lines and subsequent to depositing the electrically insulative material, removing a portion of at least one of the individual lines to isolate gate electrode material of a first transistor device from gate electrode material of a second transistor device. Other embodiments may be described and/or claimed.
Public/Granted literature
- US20150179785A1 TECHNIQUES AND CONFIGURATIONS TO REDUCE TRANSISTOR GATE SHORT DEFECTS Public/Granted day:2015-06-25
Information query
IPC分类: