Invention Grant
- Patent Title: Increasing operating frequency of circuit designs using dynamically modified timing constraints
- Patent Title (中): 使用动态修改的时序约束提高电路设计的工作频率
-
Application No.: US14494978Application Date: 2014-09-24
-
Publication No.: US09372953B1Publication Date: 2016-06-21
- Inventor: Shant Chandrakar , Ilya K. Ganusov
- Applicant: Xilinx, Inc.
- Applicant Address: US CA San Jose
- Assignee: XILINX, INC.
- Current Assignee: XILINX, INC.
- Current Assignee Address: US CA San Jose
- Agent Kevin T. Cuenot
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
Processing a circuit design includes determining that an operating frequency for a first placement and routing for the circuit design does not exceed a target operating frequency, distinguishing between loop paths and feed-forward paths in the circuit design, and, responsive to determining that the operating frequency does not exceed the target operating frequency, relaxing timing constraints of the feed-forward paths using a processor. A second placement and routing is performed on the loop paths and the feed-forward paths of the circuit design.
Information query