Invention Grant
US09496271B2 3DIC system with a two stable state memory and back-bias region
有权
3DIC系统具有两个稳定的状态存储器和背偏置区域
- Patent Title: 3DIC system with a two stable state memory and back-bias region
- Patent Title (中): 3DIC系统具有两个稳定的状态存储器和背偏置区域
-
Application No.: US14506160Application Date: 2014-10-03
-
Publication No.: US09496271B2Publication Date: 2016-11-15
- Inventor: Zvi Or-Bach , Yuniarto Widjaja
- Applicant: Monolithic 3D Inc.
- Applicant Address: US CA San Jose
- Assignee: MONOLITHIC 3D INC.
- Current Assignee: MONOLITHIC 3D INC.
- Current Assignee Address: US CA San Jose
- Agency: Tran & Associates
- Main IPC: H01L27/115
- IPC: H01L27/115 ; G11C16/02 ; H01L29/78 ; G11C11/404 ; G11C11/4097 ; H01L27/108 ; G11C11/412 ; G11C16/04

Abstract:
A 3D IC based system, including: a first layer including first transistors; a second layer overlying the first layer, the second layer includes a plurality of second transistors, where the second layer includes at least one through second layer via having a diameter of less than 400 nm, and where at least one of the plurality of second transistors forms a two stable state memory cell including a back-bias region.
Public/Granted literature
- US20150054090A1 3DIC SYSTEM WITH A TWO STABLE STATE MEMORY Public/Granted day:2015-02-26
Information query
IPC分类: