Invention Grant
US09582273B2 Faster and more efficient different precision sum of absolute differences for dynamically configurable block searches for motion estimation 有权
更快,更高效的不同精度的绝对差异和动态可配置块搜索的运动估计

Faster and more efficient different precision sum of absolute differences for dynamically configurable block searches for motion estimation
Abstract:
This invention is a digital signal processor form plural sums of absolute values (SAD) in a single operation. An operational unit performing a sum of absolute value operation comprising two sets of a plurality of rows, each row producing a SAD output. Plural absolute value difference units receive corresponding packed candidate pixel data and packed reference pixel data. A row summer sums the output of the absolute value difference units in the row. The candidate pixels are offset relative to the reference pixels by one pixel for each succeeding row in a set of rows. The two sets of rows operate on opposite halves of the candidate pixels packed within an instruction specified operand. The SAD operations can be performed on differing data widths employing carry chain control in the absolute difference unit and the row summers.
Information query
Patent Agency Ranking
0/0