Invention Grant
- Patent Title: Method and apparatus to prevent voltage droop in a computer
-
Application No.: US14318999Application Date: 2014-06-30
-
Publication No.: US09606602B2Publication Date: 2017-03-28
- Inventor: Anupama Suryanarayanan , Matthew C. Merten , Ryan L. Carlson
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Trop, Pruner & Hu, P.C.
- Main IPC: G06F1/32
- IPC: G06F1/32

Abstract:
In an embodiment, a processor includes at least one core including a first core. The first core includes memory execution logic to execute one or more memory instructions, memory dispatch logic to output a plurality of memory instructions to the memory execution logic, and reactive memory instruction tracking logic. The reactive memory instruction tracking logic is to detect an onset of a memory instruction high power event associated with execution of at least one of the memory instructions, and to indicate to the memory dispatch logic to throttle output of the memory instructions to the memory execution logic responsive to detection of the onset of the memory instruction high power event. The processor also includes cache memory coupled to the at least one core. Other embodiments are described and claimed.
Public/Granted literature
- US20150378412A1 Method And Apparatus To Prevent Voltage Droop In A Computer Public/Granted day:2015-12-31
Information query