Invention Grant
- Patent Title: PLL circuit, method, and electronic apparatus
-
Application No.: US14816597Application Date: 2015-08-03
-
Publication No.: US09614535B2Publication Date: 2017-04-04
- Inventor: Hiroshi Matsumura
- Applicant: FUJITSU LIMITED
- Applicant Address: JP Kawasaki
- Assignee: FUJITSU LIMITED
- Current Assignee: FUJITSU LIMITED
- Current Assignee Address: JP Kawasaki
- Agency: Fujitsu Patent Center
- Priority: JP2014-172919 20140827
- Main IPC: H03L7/06
- IPC: H03L7/06 ; H03L7/085 ; G01S13/93 ; H03L7/18

Abstract:
A PLL circuit includes a frequency divider dividing an oscillation signal to generate a divided signal having a cycle of T/M (M: an integer greater than one); a phase comparator generating M reference signals by sequentially delaying a reference signal having a cycle of T one after another by a predetermined delay time and generating an Exclusive OR calculation result of the M reference signals and the divided signal; a loop filter generating a voltage signal based on the Exclusive OR calculation result input thereto; a voltage-controlled oscillator generating the oscillation signal by oscillating at a frequency in accordance with the voltage signal; and a control circuit adjusting the predetermined delay time to be equal to T/2M based on an Exclusive OR calculation result of at least two of the M reference signals.
Public/Granted literature
- US20160065226A1 PLL CIRCUIT, METHOD, AND ELECTRONIC APPARATUS Public/Granted day:2016-03-03
Information query