Invention Grant
- Patent Title: Method of forming a semiconductor structure including silicided and non-silicided circuit elements
-
Application No.: US14293627Application Date: 2014-06-02
-
Publication No.: US09646838B2Publication Date: 2017-05-09
- Inventor: Dominic Thurmer , Sven Metzger , Joachim Patzer , Markus Lenski
- Applicant: GLOBALFOUNDRIES Inc.
- Applicant Address: KY Grand Cayman
- Assignee: GLOBALFOUNDRIES Inc.
- Current Assignee: GLOBALFOUNDRIES Inc.
- Current Assignee Address: KY Grand Cayman
- Agency: Amerson Law Firm, PLLC
- Priority: DE102013214436 20130724
- Main IPC: H01L21/8234
- IPC: H01L21/8234 ; H01L21/283 ; H01L27/06 ; H01L21/268 ; H01L29/66 ; H01L29/78 ; H01L27/11 ; H01L21/285

Abstract:
A method includes providing a semiconductor structure including at least one first circuit element including a first semiconductor material and at least one second circuit element including a second semiconductor material. A dielectric layer having an intrinsic stress is formed that includes a first portion over the at least one first circuit element and a second portion over the at least one second circuit element. A first annealing process is performed, wherein an intrinsic stress is created at least in the first semiconductor material by stress memorization, and thereafter the first portion of the dielectric layer is removed. A layer of a metal is formed, and a second annealing process is performed, wherein the metal and the first semiconductor material react chemically to form a silicide. The second portion of the dielectric layer substantially prevents a chemical reaction between the second semiconductor material and the metal.
Public/Granted literature
- US20150031179A1 METHOD OF FORMING A SEMICONDUCTOR STRUCTURE INCLUDING SILICIDED AND NON-SILICIDED CIRCUIT ELEMENTS Public/Granted day:2015-01-29
Information query
IPC分类: