Invention Grant
- Patent Title: CMOS implementation of germanium and III-V nanowires and nanoribbons in gate-all-around architecture
-
Application No.: US14798380Application Date: 2015-07-13
-
Publication No.: US09666492B2Publication Date: 2017-05-30
- Inventor: Marko Radosavljevic , Ravi Pillarisetty , Gilbert Dewey , Niloy Mukherjee , Jack Kavalieros , Willy Rachmady , Van Le , Benjamin Chu-Kung , Matthew Metz , Robert Chau
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Blakely, Sokoloff, Taylor & Zafman LLP
- Main IPC: H01L21/82
- IPC: H01L21/82 ; H01L21/8258 ; H01L27/092 ; H01L29/06 ; H01L29/16 ; H01L29/20 ; H01L21/306 ; H01L21/02 ; H01L29/66 ; H01L29/775 ; H01L21/8238 ; H01L21/84 ; H01L29/423 ; H01L29/786 ; H01L27/12 ; B82Y10/00 ; H01L29/78

Abstract:
Architectures and techniques for co-integration of heterogeneous materials, such as group III-V semiconductor materials and group IV semiconductors (e.g., Ge) on a same substrate (e.g. silicon). In embodiments, multi-layer heterogeneous semiconductor material stacks having alternating nanowire and sacrificial layers are employed to release nanowires and permit formation of a coaxial gate structure that completely surrounds a channel region of the nanowire transistor. In embodiments, individual PMOS and NMOS channel semiconductor materials are co-integrated with a starting substrate having a blanket layers of alternating Ge/III-V layers. In embodiments, vertical integration of a plurality of stacked nanowires within an individual PMOS and individual NMOS device enable significant drive current for a given layout area.
Public/Granted literature
- US20150325481A1 CMOS IMPLEMENTATION OF GERMANIUM AND III-V NANOWIRES AND NANORIBBONS IN GATE-ALL-AROUND ARCHITECTURE Public/Granted day:2015-11-12
Information query
IPC分类: