Invention Grant
- Patent Title: Display circuitry with reduced metal routing resistance
-
Application No.: US14150458Application Date: 2014-01-08
-
Publication No.: US09704888B2Publication Date: 2017-07-11
- Inventor: Yu Cheng Chen , Shih-Chang Chang , Hiroshi Osawa , Ting-Kuo Chang
- Applicant: Apple Inc.
- Applicant Address: US CA Cupertino
- Assignee: Apple Inc.
- Current Assignee: Apple Inc.
- Current Assignee Address: US CA Cupertino
- Agency: Treyz Law Group, P.C.
- Agent Jason Tsai; Zachary D. Hadd
- Main IPC: H01L27/12
- IPC: H01L27/12 ; H01L29/786

Abstract:
A display may have a color filter layer and a thin-film transistor layer. A layer of liquid crystal material may be located between the color filter layer and the thin-film transistor (TFT) layer. The TFT layer may include thin-film transistors formed on top of a glass substrate. A passivation layer may be formed on the thin-film transistor layers. An oxide liner may be formed on the passivation layer. A first low-k dielectric layer may be formed on the oxide liner. A second low-k dielectric layer may be formed on the first low-k dielectric layer. A common voltage electrode and associated storage capacitance may be formed on the second low-k dielectric layer. Thin-film transistor gate structures may be formed in the passivation layer. Conductive routing structures may be formed on the oxide liner, on the first low-k dielectric layer, and on the second low-k dielectric layer. The use of routing structures on the oxide liner reduces overall routing resistance and enables interlaced metal routing, which can help reduce the inactive border area outside the active display regions.
Public/Granted literature
- US20150194443A1 Display Circuitry with Reduced Metal Routing Resistance Public/Granted day:2015-07-09
Information query
IPC分类: