- Patent Title: System and method for retaining DRAM data when reprogramming reconfigurable devices with DRAM memory controllers incorporating a data maintenance block colocated with a memory module or subsystem
-
Application No.: US15389650Application Date: 2016-12-23
-
Publication No.: US09727269B2Publication Date: 2017-08-08
- Inventor: Timothy J. Tewalt
- Applicant: SRC Labs, LLC
- Applicant Address: US CO Colorado Springs
- Assignee: SRC Labs, LLC
- Current Assignee: SRC Labs, LLC
- Current Assignee Address: US CO Colorado Springs
- Agency: Larkin Hoffman Daly & Lindgren, Ltd.
- Agent Todd R. Fronek
- Main IPC: G06F13/00
- IPC: G06F13/00 ; G06F3/06 ; G06F12/1027 ; G11C11/406

Abstract:
A system and method for retaining dynamic random access memory (DRAM) data when reprogramming reconfigurable devices with DRAM memory controllers such as field programmable gate arrays (FPGAs). The DRAM memory controller is utilized in concert with a data maintenance block collocated with the DRAM memory and coupled to an I2C interface of the reconfigurable device, wherein the FPGA drives the majority of the DRAM input/output (I/O) and the data maintenance block drives the self-refresh command inputs. Even though the FPGA reconfigures and the majority of the DRAM inputs are tri-stated, the data maintenance block provides stable input levels on the self-refresh command inputs.
Public/Granted literature
Information query