Invention Grant
- Patent Title: Error resilient pipeline
-
Application No.: US14567824Application Date: 2014-12-11
-
Publication No.: US09727342B2Publication Date: 2017-08-08
- Inventor: Koushik Chakraborty , Sanghamitra Roy , Hu Chen
- Applicant: Koushik Chakraborty , Sanghamitra Roy , Hu Chen
- Applicant Address: US UT Logan
- Assignee: Utah State University
- Current Assignee: Utah State University
- Current Assignee Address: US UT Logan
- Main IPC: G06F11/00
- IPC: G06F11/00 ; G06F9/38 ; G06F1/08 ; G06F11/07

Abstract:
For an error resilient pipeline, a Dynamically Adaptable Resilient Pipeline (DARP) controller determines a minimum error pipeline stage of a processor instruction pipeline with a minimum number of errors. In addition, the DARP controller determines a maximum error pipeline stage of the instruction pipeline with a maximum number of errors. The DARP controller increases a clock frequency for the instruction pipeline if the minimum number of errors of the minimum error pipeline stage is zero and the maximum number of errors of the maximum error pipeline stage does not exceed an error threshold. In addition, the DARP controller decreases the clock frequency if the minimum number of errors exceeds an error constant.
Public/Granted literature
- US20150178145A1 Error Resilient Pipeline Public/Granted day:2015-06-25
Information query