Invention Grant
- Patent Title: Planar variable resistance memory
-
Application No.: US14882147Application Date: 2015-10-13
-
Publication No.: US09728255B2Publication Date: 2017-08-08
- Inventor: Luiz M. Franca-Neto
- Applicant: Western Digital Technologies, Inc.
- Applicant Address: US CA San Jose
- Assignee: Western Digital Technologies, Inc.
- Current Assignee: Western Digital Technologies, Inc.
- Current Assignee Address: US CA San Jose
- Agency: Patterson & Sheridan, LLP
- Main IPC: G11C17/00
- IPC: G11C17/00 ; G11C13/00 ; H01L45/00

Abstract:
An example memory device includes a planar semiconductor substrate layer; a planar variable resistance layer disposed above the planar semiconductor substrate layer; a planar channel layer disposed above the planar variable resistance layer; and one or more gates positioned along a length of the memory device and above the planar channel layer, wherein each respective gate of the one or more gates is configured to direct at least a portion of a current flowing through a respective region of the planar channel layer positioned below the respective gate into a respective region of the variable resistance layer positioned below the respective gate in response to a voltage applied to the respective gate being greater than a threshold voltage.
Public/Granted literature
- US20170103808A1 PLANAR VARIABLE RESISTANCE MEMORY Public/Granted day:2017-04-13
Information query