Invention Grant
- Patent Title: System and method for duty cycle correction
-
Application No.: US14866250Application Date: 2015-09-25
-
Publication No.: US09729131B2Publication Date: 2017-08-08
- Inventor: Katsuhiro Kitagawa
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Dorsey & Whitney LLP
- Main IPC: H03K5/156
- IPC: H03K5/156

Abstract:
Apparatuses and methods for correcting a duty cycle of a clock signal are described. An example apparatus includes: a duty cycle corrector (DCC) that receives an input clock signal and a control signal and produces an output clock signal responsive, at least in part, to the input clock signal and the control signal; a circuit that divides a frequency of the input clock signal by a positive even integer and generates an intermediate clock signal; and a phase detector that generates the control signal responsive, at least in part, to a difference in phase between the output clock signal and the intermediate clock signal.
Public/Granted literature
- US20170093386A1 SYSTEM AND METHOD FOR DUTY CYCLE CORRECTION Public/Granted day:2017-03-30
Information query