Invention Grant
- Patent Title: Nonvolatile memory device having pad structure for high speed operation
-
Application No.: US15335482Application Date: 2016-10-27
-
Publication No.: US09899409B2Publication Date: 2018-02-20
- Inventor: Jae-Eun Lee , Sunghoon Kim
- Applicant: SAMSUNG ELECTRONICS CO., LTD.
- Applicant Address: KR Suwon-si, Gyeonggi-do
- Assignee: Samsung Electronics Co., Ltd.
- Current Assignee: Samsung Electronics Co., Ltd.
- Current Assignee Address: KR Suwon-si, Gyeonggi-do
- Agency: Volentine & Whitt, PLLC
- Priority: KR10-2014-0125227 20140919
- Main IPC: G11C16/08
- IPC: G11C16/08 ; H01L27/11582 ; H01L27/11573 ; H01L27/1157 ; H01L23/522 ; H01L23/528 ; H01L23/535 ; H01L27/11568

Abstract:
A nonvolatile memory device includes a memory cell array including a plurality of memory cells, a first metal layer, a peripheral circuit configured to control the memory cell array, a second metal layer, and a pad. The first metal layer is disposed on the memory cell array and includes a plurality of cell region interconnections connected to the memory cell array. The second metal layer is disposed on the peripheral circuit and includes a plurality of peripheral region interconnections connecting the peripheral circuit and the plurality of cell region interconnections. The pad is disposed on the second metal layer and exchanges data, an address, or a command with the peripheral circuit during operation of the device. The second metal layer is lower than the first metal layer relative to a substrate of the device.
Public/Granted literature
- US20170047345A1 NONVOLATILE MEMORY DEVICE Public/Granted day:2017-02-16
Information query