Invention Application
WO2006128079A3 LOW POWER MICROPROCESSOR CACHE MEMORY AND METHOD OF OPERATION
审中-公开
低功耗微处理器高速缓存存储器和操作方法
- Patent Title: LOW POWER MICROPROCESSOR CACHE MEMORY AND METHOD OF OPERATION
- Patent Title (中): 低功耗微处理器高速缓存存储器和操作方法
-
Application No.: PCT/US2006020640Application Date: 2006-05-25
-
Publication No.: WO2006128079A3Publication Date: 2007-02-08
- Inventor: MOHAMMAD BAKER , AHMED MUHAMMAD , BASSETT PAUL , JAMIL SUJAT , INGLE AJAY ANANT
- Applicant: QUALCOMM INC , MOHAMMAD BAKER , AHMED MUHAMMAD , BASSETT PAUL , JAMIL SUJAT , INGLE AJAY ANANT
- Assignee: QUALCOMM INC,MOHAMMAD BAKER,AHMED MUHAMMAD,BASSETT PAUL,JAMIL SUJAT,INGLE AJAY ANANT
- Current Assignee: QUALCOMM INC,MOHAMMAD BAKER,AHMED MUHAMMAD,BASSETT PAUL,JAMIL SUJAT,INGLE AJAY ANANT
- Priority: US13718305 2005-05-25
- Main IPC: G06F12/08
- IPC: G06F12/08 ; G11C15/04
Abstract:
Techniques for processing transmissions in a communications (e.g., CDMA) system including the use of a digital signal processor. The digital signal processor includes a cache memory system and associates a plurality of cache memory match lines with addressable memory lines of an addressable memory. Each of the cache memory match lines associates with one of corresponding sets of the cache memory. The method and system maintain each of the cache memory match lines at a low voltage. Once the digital signal processor initiates a search of the cache memory for retrieving data from a selected one of the corresponding sets of the cache memory, a match line drive circuit drives one of the cache memory match lines from a low voltage to a high voltage. The selected one of the cache memory match lines corresponds to the selected one of the corresponding sets of the cache memory. The digital signal processor compares the selected one of the cache memory match lines to an associated one of the addressable memory lines. Following the comparison step, the process returns the one of the cache memory match lines to the low voltage.
Information query