Invention Application
- Patent Title: DIGITAL SIGNAL PROCESSOR DEBUGGING DURING POWER TRANSITIONS
- Patent Title (中): 数字信号处理器在功率转换期间调试
-
Application No.: PCT/US2007084523Application Date: 2007-11-13
-
Publication No.: WO2008061086A3Publication Date: 2009-09-24
- Inventor: CODRESCU LUCIAN , ANDERSON WILLIAM C , VENKUMAHANTI SURESH , GIANNINI LOUIS ACHILLE , PYLA MANOJKUMAR , CHEN XUFENG
- Applicant: QUALCOMM INC , CODRESCU LUCIAN , ANDERSON WILLIAM C , VENKUMAHANTI SURESH , GIANNINI LOUIS ACHILLE , PYLA MANOJKUMAR , CHEN XUFENG
- Assignee: QUALCOMM INC,CODRESCU LUCIAN,ANDERSON WILLIAM C,VENKUMAHANTI SURESH,GIANNINI LOUIS ACHILLE,PYLA MANOJKUMAR,CHEN XUFENG
- Current Assignee: QUALCOMM INC,CODRESCU LUCIAN,ANDERSON WILLIAM C,VENKUMAHANTI SURESH,GIANNINI LOUIS ACHILLE,PYLA MANOJKUMAR,CHEN XUFENG
- Priority: US56032306 2006-11-15
- Main IPC: G06F1/32
- IPC: G06F1/32 ; G06F11/36
Abstract:
Techniques for the design and use of a digital signal processor, including (but not limited to) for processing transmissions in a communications (e.g., CDMA) system. A method and system control transferring data between debugging registers and digital signal processor processes in association with a power transition sequence of the digital signal processor. In a digital signal processor, debugging registers associate with the core processor process and the debugging process. Control bits control transferring data among the debugging registers, the core processor process and the debugging process. The control bit prevents transferring data among the debugging registers, the core processor process and the debugging process in the event of a power transition sequence. Control bits also prevent a power transition sequence of the digital signal processor in the event of transferring data among the debugging registers and the core processor process or the debugging process.
Information query