Invention Application
WO2012087403A1 CONTACT RESISTANCE REDUCTION EMPLOYING GERMANIUM OVERLAYER PRE-CONTACT METALIZATION
审中-公开
接触电阻减少使用德国OVERLAYER PRE-CONTACT METALIZATION
- Patent Title: CONTACT RESISTANCE REDUCTION EMPLOYING GERMANIUM OVERLAYER PRE-CONTACT METALIZATION
- Patent Title (中): 接触电阻减少使用德国OVERLAYER PRE-CONTACT METALIZATION
-
Application No.: PCT/US2011/054198Application Date: 2011-09-30
-
Publication No.: WO2012087403A1Publication Date: 2012-06-28
- Inventor: GLASS, Glenn, A. , MURTHY, Anand, S. , GHANI, Tahir
- Applicant: INTEL CORPORATION , GLASS, Glenn, A. , MURTHY, Anand, S. , GHANI, Tahir
- Applicant Address: 2200 Mission College Boulevard Santa Clara, CA 95052 US
- Assignee: INTEL CORPORATION,GLASS, Glenn, A.,MURTHY, Anand, S.,GHANI, Tahir
- Current Assignee: INTEL CORPORATION,GLASS, Glenn, A.,MURTHY, Anand, S.,GHANI, Tahir
- Current Assignee Address: 2200 Mission College Boulevard Santa Clara, CA 95052 US
- Agency: FINCH & MALONEY PLLC
- Priority: US12/975,278 20101221
- Main IPC: H01L29/78
- IPC: H01L29/78 ; H01L21/336
Abstract:
Techniques are disclosed for forming transistor devices having reduced parasitic contact resistance relative to conventional devices. The techniques can be implemented, for example, using a standard contact stack such as a series of metals on, for example, silicon or silicon germanium (SiGe) source/drain regions. In accordance with one example such embodiment, an intermediate boron doped germanium layer is provided between the source/drain and contact metals to significantly reduce contact resistance. Numerous transistor configurations and suitable fabrication processes will be apparent in light of this disclosure, including both planar and non-planar transistor structures (e.g., FinFETs), as well as strained and unstrained channel structures. Graded buffering can be used to reduce misfit dislocation. The techniques are particularly well-suited for implementing p-type devices, but can be used for n-type devices if so desired.
Information query
IPC分类: