Invention Application
- Patent Title: A METHOD, APPARATUS, AND SYSTEM FOR ENERGY EFFICIENCY AND ENERGY CONSERVATION INCLUDING OPTIMIZING C-STATE SELECTION UNDER VARIABLE WAKEUP RATES
- Patent Title (中): 包括在可变唤醒率下优化C状态选择的能量效率和节能方法,装置和系统
-
Application No.: PCT/US2012/071776Application Date: 2012-12-27
-
Publication No.: WO2013101906A2Publication Date: 2013-07-04
- Inventor: NAVEH, Alon , WEISSMANN, Eliezer , NATHAN, Ofer , SHULMAN, Nadav
- Applicant: INTEL CORPORATION
- Applicant Address: 2200 Mission College Boulevard Santa Clara, CA 95054 US
- Assignee: INTEL CORPORATION
- Current Assignee: INTEL CORPORATION
- Current Assignee Address: 2200 Mission College Boulevard Santa Clara, CA 95054 US
- Agency: ROZMAN, Mark, J.
- Priority: US13/339,284 20111228
- Main IPC: G06F1/32
- IPC: G06F1/32
Abstract:
A processor may include power management techniques to, dynamically, chose an optimal C-state for the processing core. The measurement of real workloads on the OSes exhibit two important observations (1 ) the bursts of high interrupt rate are interspersed between the low interrupt rate periods and long periods of high activity levels; and (2) the interrupt rate may, suddenly, fall below an interrupt rate (of 1 milli-second, for example) that is typical of the current operating systems (OS). Instead of determining the C-state based on the stale data stored in the counters, the power control logic may determine an optimal C-state by overriding the C-state determined by the OS or any other power monitoring logic. The power control logic may, dynamically, determine an optimal C-state based on the CPU idle residency times and variable rate wakeup events to match the expected wakeup event rate.
Information query