Invention Application
WO2015120149A1 INCREASING THROUGHPUT ON MULTI-WIRE AND MULTI-LANE INTERFACES 审中-公开
在多线和多线接口上增加通路

  • Patent Title: INCREASING THROUGHPUT ON MULTI-WIRE AND MULTI-LANE INTERFACES
  • Patent Title (中): 在多线和多线接口上增加通路
  • Application No.: PCT/US2015/014622
    Application Date: 2015-02-05
  • Publication No.: WO2015120149A1
    Publication Date: 2015-08-13
  • Inventor: SENGOKU, Shoichiro
  • Applicant: QUALCOMM INCORPORATED
  • Applicant Address: ATTN: International IP Administration 5775 Morehouse Drive San Diego, California 92121-1714 US
  • Assignee: QUALCOMM INCORPORATED
  • Current Assignee: QUALCOMM INCORPORATED
  • Current Assignee Address: ATTN: International IP Administration 5775 Morehouse Drive San Diego, California 92121-1714 US
  • Agency: SMYTH, Anthony
  • Priority: US61/935,964 20140205; US61/935,989 20140205; US14/250,119 20140410; US14/614,188 20150204
  • Main IPC: G06F13/42
  • IPC: G06F13/42
INCREASING THROUGHPUT ON MULTI-WIRE AND MULTI-LANE INTERFACES
Abstract:
Systems, methods and apparatus extract data and clocks from a multi-wire bus that includes a first lane operated in accordance with a camera control interface (CCIe) mode of operation or a first lane operated in accordance with an N! mode of operation. Timing information derived from a sequence of symbols received from the first lane may be used to deserialize data received on a second lane of the multi-wire bus or decode a sequence of symbols received on the second lane. The symbols in a pair of consecutive symbols transmitted on the first lane cause different signaling states. Data on the second lane may be deserialized using on the receive clock derived from the timing information. In a CCIe lane, the final symbol of the sequence of symbols may be suppressed or a setup condition curtailed when the final symbol produces a signaling state equivalent to the setup condition.
Patent Agency Ranking
0/0