Invention Application
- Patent Title: MAJORITY LOGIC GATE BASED SEQUENTIAL CIRCUIT
-
Application No.: PCT/US2021/048762Application Date: 2021-09-01
-
Publication No.: WO2022139890A1Publication Date: 2022-06-30
- Inventor: MANIPATRUNI, Sasikanth , FANG, Yuan-Sheng , MENEZES, Robert , DOKANIA, Rajeev Kumar , RAMESH, Ramamoorthy , MATHURIYA, Amrita
- Applicant: KEPLER COMPUTING, INC.
- Applicant Address: 180 Steuart Street #192524
- Assignee: KEPLER COMPUTING, INC.
- Current Assignee: KEPLER COMPUTING, INC.
- Current Assignee Address: 180 Steuart Street #192524
- Agency: MUGHAL, Usman
- Priority: US17/129,842 2020-12-21
- Main IPC: H03K19/23
- IPC: H03K19/23 ; H03K3/037
Abstract:
A low power sequential circuit (e.g., latch) uses a non-linear polar capacitor to retain charge with fewer transistors than traditional CMOS sequential circuits. The sequential circuit includes a 3-input majority gate having first, second, and third inputs, and a first output. The sequential circuit includes a driver coupled to the first output, wherein the driver is to generate a second output. The sequential circuit further includes an exclusive-OR (XOR) gate to receive a clock and the second output, wherein the XOR gate is to generate a third output which couples to the second input, where the first input is to receive a data, and wherein the third input is to receive the second output.
Information query
IPC分类: