-
公开(公告)号:US20180189229A1
公开(公告)日:2018-07-05
申请号:US15423272
申请日:2017-02-02
Inventor: Giuseppe DESOLI , Thomas BOESCH , Nitin CHAWLA , Surinder Pal SINGH , Elio GUIDETTI , Fabio Giuseppe DE AMBROGGI , Tommaso MAJO , Paolo Sergio ZAMBOTTI
Abstract: Embodiments are directed towards a system on chip (SoC) that implements a deep convolutional network heterogeneous architecture. The SoC includes a system bus, a plurality of addressable memory arrays coupled to the system bus, at least one applications processor core coupled to the system bus, and a configurable accelerator framework coupled to the system bus. The configurable accelerator framework is an image and deep convolutional neural network (DCNN) co-processing system. The SoC also includes a plurality of digital signal processors (DSPs) coupled to the system bus, wherein the plurality of DSPs coordinate functionality with the configurable accelerator framework to execute the DCNN.