-
公开(公告)号:US20100010365A1
公开(公告)日:2010-01-14
申请号:US12453267
申请日:2009-05-05
申请人: Motoyasu Terao , Shigeru Oho , Yoshitaka Sasago
发明人: Motoyasu Terao , Shigeru Oho , Yoshitaka Sasago
IPC分类号: A61B5/0476
CPC分类号: A61B5/0476 , A61B5/04012 , A61B5/0478 , A61B5/18 , A61B5/6887 , A61B5/7264 , A61B5/7267 , A61B5/7475 , B60K28/063 , B60W2540/22 , B60W2540/24 , G01C21/3605 , G01C21/3664 , G01C21/367 , G06F3/015
摘要: To increase intensity of the brain wave signal for detection. Provided is an apparatus for analyzing a brain wave which is installed on a vehicle comprising: a detection unit for detecting the brain wave signal, and separating and analyzing the detected brain wave signal; a discrimination unit for generating a control signal according to an intensity of the brain wave signal analyzed by the detection unit; a processing control unit for controlling subsequent processing according to a type of each of the plurality of control signals produced by the discrimination unit; at least one brain wave signal induction unit for generating a graphic inducing a predetermined type of the brain wave; and a display for displaying the generated graphic according to the received signal from the brain wave signal induction unit.
摘要翻译: 增加脑波信号的强度进行检测。 提供了一种用于分析安装在车辆上的脑波的装置,包括:检测单元,用于检测脑波信号,并分离和分析检测到的脑波信号; 鉴别单元,用于根据由检测单元分析的脑电波信号的强度产生控制信号; 处理控制单元,用于根据由所述鉴别单元产生的所述多个控制信号中的每个控制信号的类型来控制后续处理; 至少一个脑波信号感应单元,用于产生引起预定类型脑波的图形; 以及显示器,用于根据来自脑波信号感应单元的接收信号显示生成的图形。
-
公开(公告)号:US06946704B2
公开(公告)日:2005-09-20
申请号:US10808510
申请日:2004-03-25
CPC分类号: H01L27/2454 , G11C13/0004 , G11C2213/79 , H01L27/2463 , H01L45/06 , H01L45/1233 , H01L45/144
摘要: A semiconductor memory cell and forming method thereof utilizes a vertical select transistor to eliminate the problem of a large cell surface area in memory cells of the related art utilizing phase changes. A memory cell with a smaller surface area than the DRAM device of the related art is achieved by the present invention. Besides low power consumption during read operation, the invention also provides phase change memory having low power consumption even during write operation. Phase change memory also has stable read-out operation.
摘要翻译: 半导体存储单元及其形成方法利用垂直选择晶体管来消除利用相位变化的现有技术的存储单元中的大的单元表面积的问题。 通过本发明实现了具有比现有技术的DRAM器件更小的表面积的存储单元。 除了读取操作中的低功耗之外,本发明还提供即使在写入操作期间具有低功耗的相变存储器。 相变存储器也具有稳定的读出操作。
-
公开(公告)号:US20080121860A1
公开(公告)日:2008-05-29
申请号:US12007851
申请日:2008-01-16
CPC分类号: H01L27/2454 , G11C13/0004 , G11C2213/79 , H01L27/2463 , H01L45/06 , H01L45/1233 , H01L45/144
摘要: A semiconductor memory cell and forming method thereof utilizes a vertical select transistor to eliminate the problem of a large cell surface area in memory cells of the related art utilizing phase changes. A memory cell with a smaller surface area than the DRAM device of the related art is achieved by the present invention. Besides low power consumption during read operation, the invention also provides phase change memory having low power consumption even during write operation. Phase change memory also has stable read-out operation.
摘要翻译: 半导体存储单元及其形成方法利用垂直选择晶体管来消除利用相位变化的现有技术的存储单元中的大的单元表面积的问题。 通过本发明实现了具有比现有技术的DRAM器件更小的表面积的存储单元。 除了读取操作中的低功耗之外,本发明还提供即使在写入操作期间具有低功耗的相变存储器。 相变存储器也具有稳定的读出操作。
-
公开(公告)号:US07324372B2
公开(公告)日:2008-01-29
申请号:US11507576
申请日:2006-08-22
IPC分类号: G11C7/00
CPC分类号: H01L27/101 , G11C7/12 , G11C8/10 , G11C11/16 , G11C11/1653 , G11C11/1659 , G11C11/1673 , G11C11/1693 , G11C13/0004 , G11C13/0026 , G11C13/004 , G11C13/0069 , G11C2013/0042 , G11C2013/0054 , G11C2013/0078 , G11C2213/79 , H01L27/2436 , H01L27/2454 , H01L27/2463 , H01L45/06 , H01L45/1233 , H01L45/1246 , H01L45/144
摘要: The object of the invention is to avoid an unselected data line being driven in a memory array composed of memory cells each of which uses a storage element depending upon variable resistance and a selection transistor when the selection transistors in all memory cells on a selected word line conduct. To achieve the object, a source line parallel to a data line is provided, a precharge circuit for equipotentially driving both and a circuit for selectively driving the source line are arranged. Owing to this configuration, a current path is created in only a cell selected by a row decoder and a column decoder and a read-out signal can be generated. Therefore, a lower-power, lower-noise and more highly integrated nonvolatile memory such as a phase change memory can be realized, compared with a conventional type.
摘要翻译: 本发明的目的是避免在由存储器单元组成的存储器阵列中驱动未选择的数据线,每个存储器单元在选择的字线上的所有存储单元中的选择晶体管时根据可变电阻使用存储元件和选择晶体管 进行。 为了实现该目的,提供了与数据线并行的源极线,布置用于等电位驱动两者的预充电电路和用于选择性地驱动源极线的电路。 由于该配置,仅在由行解码器选择的单元中创建电流路径,并且可以生成列解码器,并且可以生成读出信号。 因此,与常规型相比,可以实现诸如相变存储器的低功率,低噪声和更高度集成的非易失性存储器。
-
公开(公告)号:US07247357B2
公开(公告)日:2007-07-24
申请号:US10772447
申请日:2004-02-06
申请人: Takeo Shiba , Motoyasu Terao , Hideyuki Matsuoka
发明人: Takeo Shiba , Motoyasu Terao , Hideyuki Matsuoka
IPC分类号: H01L27/108
CPC分类号: G09G3/3648 , G09G3/20 , G09G3/2011 , G09G3/2074 , G09G3/3225 , G09G2300/08 , G09G2300/0847 , G09G2300/0857 , G09G2300/088 , G09G2310/027 , G09G2310/04 , G09G2360/128 , H01L27/14643 , H01L27/2436 , H01L27/2463 , H01L27/3244 , H01L45/06 , H01L45/1226 , H01L45/1233 , H01L45/1246 , H01L45/144 , H01L45/1625 , H01L45/1675 , Y10T428/10 , Y10T428/1064 , Y10T428/1352
摘要: The image display device has a display section formed of plural pixels and a control section which controls the display section, and is provided with nonvolatile phase-change type pixel memories in respective ones of the pixels, or is provided with a nonvolatile phase-change type frame memory in the control section. Each of the nonvolatile phase-change type pixel memories is formed of one or more switches and a variable-resistance memory element fabricated from a chalcogenide material for storing display data for at least a specified period of time. The nonvolatile phase-change type frame memory is formed of one or more switches and a variable-resistance memory element fabricated from a chalcogenide material for retaining display data for one frame.
摘要翻译: 图像显示装置具有由多个像素形成的显示部和控制显示部的控制部,在各像素中设置有非易失性相变型像素存储器,或者设置有非易失性相变型 框内存在控制部分。 每个非易失性相变型像素存储器由一个或多个开关和由用于存储至少指定时间段的显示数据的硫族化物材料制成的可变电阻存储元件形成。 非易失性相变型帧存储器由一个或多个开关和由硫族化物材料制成的可变电阻存储元件形成,用于保持一帧的显示数据。
-
公开(公告)号:US07078273B2
公开(公告)日:2006-07-18
申请号:US10876461
申请日:2004-06-28
IPC分类号: H01L21/82
CPC分类号: H01L27/2454 , G11C13/0004 , G11C2213/79 , H01L27/2463 , H01L45/06 , H01L45/1233 , H01L45/144
摘要: A semiconductor memory cell and forming method thereof utilizes a vertical select transistor to eliminate the problem of a large cell surface area in memory cells of the related art utilizing phase changes. A memory cell with a smaller surface area than the DRAM device of the related art is achieved by the present invention. Besides low power consumption during read operation, the invention also provides phase change memory having low power consumption even during write operation. Phase change memory also has stable read-out operation.
-
公开(公告)号:US20060148135A1
公开(公告)日:2006-07-06
申请号:US11368603
申请日:2006-03-07
IPC分类号: H01L21/50
CPC分类号: H01L27/2454 , G11C13/0004 , G11C2213/79 , H01L27/2463 , H01L45/06 , H01L45/1233 , H01L45/144
摘要: A semiconductor memory cell and forming method thereof utilizes a vertical select transistor to eliminate the problem of a large cell surface area in memory cells of the related art utilizing phase changes. A memory cell with a smaller surface area than the DRAM device of the related art is achieved by the present invention. Besides low power consumption during read operation, the invention also provides phase change memory having low power consumption even during write operation. Phase change memory also has stable read-out operation.
-
公开(公告)号:US07719870B2
公开(公告)日:2010-05-18
申请号:US11976532
申请日:2007-10-25
IPC分类号: G11C7/00
CPC分类号: H01L27/101 , G11C7/12 , G11C8/10 , G11C11/16 , G11C11/1653 , G11C11/1659 , G11C11/1673 , G11C11/1693 , G11C13/0004 , G11C13/0026 , G11C13/004 , G11C13/0069 , G11C2013/0042 , G11C2013/0054 , G11C2013/0078 , G11C2213/79 , H01L27/2436 , H01L27/2454 , H01L27/2463 , H01L45/06 , H01L45/1233 , H01L45/1246 , H01L45/144
摘要: The object of the invention is to avoid an unselected data line being driven in a memory array composed of memory cells each of which uses a storage element depending upon variable resistance and a selection transistor when the selection transistors in all memory cells on a selected wordline conduct. To achieve the object, a source line parallel to a data line is provided, a precharge circuit for equipotentially driving both and a circuit for selectively driving the source line are arranged. Owing to this configuration, a current path is created in only a cell selected by a row decoder and a column decoder and a read-out signal can be generated. Therefore, a lower-power, lower-noise and more highly integrated nonvolatile memory such as a phase change memory can be realized, compared with a conventional type.
摘要翻译: 本发明的目的是避免在由选择的字线上的所有存储单元中的选择晶体管导通的存储单元中构成的存储器阵列中的未选择的数据线被驱动,每个存储器单元使用依赖于可变电阻的存储元件和选择晶体管 。 为了实现该目的,提供了与数据线并行的源极线,布置用于等电位驱动两者的预充电电路和用于选择性地驱动源极线的电路。 由于该配置,仅在由行解码器选择的单元中创建电流路径,并且可以生成列解码器,并且可以生成读出信号。 因此,与常规型相比,可以实现诸如相变存储器的低功率,低噪声和更高度集成的非易失性存储器。
-
公开(公告)号:US07341892B2
公开(公告)日:2008-03-11
申请号:US11368603
申请日:2006-03-07
IPC分类号: H01L21/82
CPC分类号: H01L27/2454 , G11C13/0004 , G11C2213/79 , H01L27/2463 , H01L45/06 , H01L45/1233 , H01L45/144
摘要: A semiconductor memory cell and forming method thereof utilizes a vertical select transistor to eliminate the problem of a large cell surface area in memory cells of the related art utilizing phase changes. A memory cell with a smaller surface area than the DRAM device of the related art is achieved by the present invention. Besides low power consumption during read operation, the invention also provides phase change memory having low power consumption even during write operation. Phase change memory also has stable read-out operation.
-
公开(公告)号:US07116593B2
公开(公告)日:2006-10-03
申请号:US10485566
申请日:2002-09-13
IPC分类号: G11C7/00
CPC分类号: H01L27/101 , G11C7/12 , G11C8/10 , G11C11/16 , G11C11/1653 , G11C11/1659 , G11C11/1673 , G11C11/1693 , G11C13/0004 , G11C13/0026 , G11C13/004 , G11C13/0069 , G11C2013/0042 , G11C2013/0054 , G11C2013/0078 , G11C2213/79 , H01L27/2436 , H01L27/2454 , H01L27/2463 , H01L45/06 , H01L45/1233 , H01L45/1246 , H01L45/144
摘要: The object of the invention is to avoid an unselected data line being driven in a memory array composed of memory cells each of which uses a storage element depending upon variable resistance and a selection transistor when the selection transistors in all memory cells on a selected word line conduct. To achieve the object, a source line parallel to a data line is provided, a precharge circuit for equipotentially driving both and a circuit for selectively driving the source line are arranged. Owing to this configuration, a current path is created in only a cell selected by a row decoder and a column decoder and a read-out signal can be generated. Therefore, a lower-power, lower-noise and more highly integrated nonvolatile memory such as a phase change memory can be realized, compared with a conventional type.
摘要翻译: 本发明的目的是避免在由存储单元组成的存储器阵列中驱动未选择的数据线,每个存储器单元在选择的字线上的所有存储单元中的选择晶体管时,根据可变电阻使用存储元件和选择晶体管 进行。 为了实现该目的,提供了与数据线并行的源极线,布置用于等电位驱动两者的预充电电路和用于选择性地驱动源极线的电路。 由于该配置,仅在由行解码器选择的单元中创建电流路径,并且可以生成列解码器,并且可以生成读出信号。 因此,与常规型相比,可以实现诸如相变存储器的低功率,低噪声和更高度集成的非易失性存储器。
-
-
-
-
-
-
-
-
-