Voltage converter and class-D amplifier

    公开(公告)号:US11632088B2

    公开(公告)日:2023-04-18

    申请号:US17102455

    申请日:2020-11-24

    摘要: A voltage converter comprising: a bootstrap circuit, comprising an output capacitor, an error amplifier, a charging control circuit and a charging circuit. The charging control circuit comprises: a detection circuit, configured to detect an output voltage of the output capacitor to generate a detection signal; and a power limiting circuit, configured to clamp an output voltage of the error amplifier to a specific range based on the detection signal. The charging circuit is configured to generate a charging signal according the output voltage of the error amplifier to the bootstrap circuit, to charge the output capacitor.

    METHOD FOR EQUALIZING INPUT SIGNAL TO GENERATE EQUALIZER OUTPUT SIGNAL AND ASSOCIATED PARAMETRIC EQUALIZER

    公开(公告)号:US20220400341A1

    公开(公告)日:2022-12-15

    申请号:US17344907

    申请日:2021-06-10

    摘要: A parametric equalizer includes an equalizer circuit, a first protection circuit, a second protection circuit, and a first addition circuit. The equalizer circuit is arranged to receive an input signal, and process the input signal to generate an output signal. The first protection circuit is arranged to generate a first protection signal according to the output signal, the input signal, and a first processed signal. The second protection circuit is arranged to generate a second protection signal according to the input signal and a second processed signal. The first addition circuit is coupled to the first protection circuit and the second protection circuit, and is arranged to combine the first protection signal and the second protection signal to generate an equalizer output signal.

    Direct current offset protection circuit and method

    公开(公告)号:US11368130B1

    公开(公告)日:2022-06-21

    申请号:US17179375

    申请日:2021-02-18

    IPC分类号: H03F3/217 H03F1/52 H03F3/38

    摘要: A direct current (DC) offset protection circuit includes: a DC offset detection circuit and a control circuit. The DC offset detection circuit is arranged to detect whether a DC component exists in pulse-width-modulation (PWM) signals and accordingly generate a DC offset detection result. The control circuit is arranged to control an audio system according to the DC offset detection result. The DC offset detection circuit comprises a PWM polarity judgment circuit, a cascaded integrator-comb (CIC) filter and a DC offset judgment circuit. The PWM polarity judgment circuit is arranged to judge a polarity of complementary PWM signals and accordingly generate a polarity indication value. The CIC filter is arranged to generate a filter output signal by averaging a plurality of polarity indication values. The DC offset judgment circuit is arranged to generate the DC offset detection result by comparing the filter output signal with a predetermined DC threshold.

    Erase voltage compensation mechanism for group erase mode with bit line leakage detection method

    公开(公告)号:US11342030B1

    公开(公告)日:2022-05-24

    申请号:US17145415

    申请日:2021-01-11

    发明人: Ming-Xun Wang

    IPC分类号: G11C16/20 G11C16/16 G11C16/34

    摘要: An erase voltage compensation mechanism for group erase mode with bit line leakage detection comprises performing a block erase operation by applying an erase voltage. Continue block erasing until bit line leakage is detected upon which the erase voltage is latched and over-erase correction is performed. A compensation voltage value is calculated by finding the difference between an upper bound of a threshold voltage distribution and an erase verify point when the bit line leakage was detected. The latched erase voltage is increased by the compensation voltage to create a compensated voltage. A group erase operation is performed and the group address is incremented by 1 and the compensated voltage value is loaded. Then the group erase operation is performed on the next group. The address is incremented, the compensated voltage is loaded, and the group erase operation is performed until the group is the last group.

    APPARATUS FOR WAVEGUIDE TRANSITION AND ANTENNA ARRAY HAVING THE SAME

    公开(公告)号:US20220131275A1

    公开(公告)日:2022-04-28

    申请号:US17080251

    申请日:2020-10-26

    IPC分类号: H01Q21/00 H01Q1/48 H01Q21/06

    摘要: The present disclosure provides an apparatus for waveguide transmission and an antenna array including the apparatus. The apparatus for waveguide transition includes a dielectric substrate, a transmission line structure, a conductor pattern for shorting a waveguide, and a plurality of vias. The transmission line structure includes a ground conductor pattern separated from a strip conductor pattern by the dielectric substrate, wherein the ground conductor pattern has a ground aperture portion. The waveguide is electrically coupled to the strip conductor pattern. The vias are electrically coupled to the ground conductor pattern and the conductor pattern for shorting the waveguide. The waveguide is connected to the dielectric substrate so as to correspond to the ground aperture portion.

    MICROWAVE RESONANT CAVITY
    10.
    发明申请
    MICROWAVE RESONANT CAVITY 有权
    微波谐振腔

    公开(公告)号:US20150048905A1

    公开(公告)日:2015-02-19

    申请号:US13966930

    申请日:2013-08-14

    发明人: Wen Chi FU

    IPC分类号: H01P7/06

    CPC分类号: H01P7/06 H01P1/207

    摘要: A microwave resonant cavity includes a conductive shell with a screw hole having first threads and a screw having second threads configured to engage with the screw hole. The conductive shell defines a volume, the screw extends into the volume, the microwave resonant cavity has a resonant frequency, and the movement of the screw changes the resonant frequency. The first threads have a first pitch, and at least a portion of the second threads has a second pitch different from the first pitch.

    摘要翻译: 微波谐振腔包括具有带有第一螺纹的螺纹孔的导电壳体和具有构造成与螺钉孔接合的第二螺纹的螺钉。 导电壳限定体积,螺钉延伸到体积中,微波谐振腔具有谐振频率,并且螺杆的移动改变谐振频率。 第一螺纹具有第一螺距,并且第二螺纹的至少一​​部分具有不同于第一螺距的第二螺距。