SEMICONDUCTOR MEMORY DEVICE HAVING DEVICE FOR CONTROLLING BIT LINE LOADING AND IMPROVING SENSING EFFICIENCY OF BIT LINE SENSE AMPLIFIER
    3.
    发明申请
    SEMICONDUCTOR MEMORY DEVICE HAVING DEVICE FOR CONTROLLING BIT LINE LOADING AND IMPROVING SENSING EFFICIENCY OF BIT LINE SENSE AMPLIFIER 审中-公开
    具有用于控制位线负载的设备的半导体存储器件和提高位线感测放大器的感测效率

    公开(公告)号:US20110044121A1

    公开(公告)日:2011-02-24

    申请号:US12860484

    申请日:2010-08-20

    IPC分类号: G11C7/06

    摘要: A semiconductor memory device includes a memory cell array block including a plurality of memory cells each connected to one of a plurality of bit lines and one of a plurality of word lines, a sense amplifier connected to a half of the plurality of bit lines, the sense amplifier for sensing and amplifying a voltage between each of the half of the bit lines and a corresponding complementary bit line; and a dummy block connected to the half of the plurality of bit lines of the memory cell array block, the dummy block for controlling a load on the memory cell array block to be different from a load on the dummy block according to a dummy load signal.

    摘要翻译: 半导体存储器件包括存储单元阵列块,该存储单元阵列块包括多个存储单元,每个存储单元分别连接到多个位线中的一个位线和多个字线中的一个,连接到多个位线的一半的读出放大器, 读出放大器,用于感测和放大位线的每一个之间的电压和相应的互补位线; 以及连接到存储单元阵列块的多个位线的一半的虚拟块,用于根据虚拟负载信号控制存储单元阵列块上的负载与虚拟块上的负载不同的虚拟块 。

    Semiconductor device for charge pumping
    4.
    发明申请
    Semiconductor device for charge pumping 有权
    用于电荷泵浦的半导体器件

    公开(公告)号:US20100026373A1

    公开(公告)日:2010-02-04

    申请号:US12458533

    申请日:2009-07-15

    IPC分类号: G05F1/10

    CPC分类号: H02M3/07

    摘要: Provided is a semiconductor device for performing charge pumping. The semiconductor device may include a first pumping unit, a second pumping unit, and a controller. The first pumping unit may be configured to output a boosted voltage via an output node by using a first input signal and the initial voltage, where the boosted voltage is greater than an initial voltage. The second pumping unit may be configured to output the boosted voltage via the output node by using a second input signal and the initial voltage. The controller may be configured to control the first and second pumping units. Each of the first and second pumping units may include an initialization unit, a boosting unit, and a transmission unit. The initialization unit may be configured to control a voltage of a boosting node to be equal to the initial voltage during an initialization operation. The boosting unit may be configured to boost the voltage of the boosting node based on the first and second input signals. Also, the transmission unit may be configured to control output of the boosted voltage.

    摘要翻译: 提供一种用于进行电荷泵送的半导体器件。 半导体器件可以包括第一泵送单元,第二泵送单元和控制器。 第一泵单元可以被配置为通过使用第一输入信号和初始电压经由输出节点输出升压电压,其中升压电压大于初始电压。 第二泵送单元可以被配置为通过使用第二输入信号和初始电压经由输出节点输出升压电压。 控制器可以被配置为控制第一和第二泵送单元。 第一和第二泵送单元中的每一个可以包括初始化单元,升压单元和传输单元。 初始化单元可以被配置为在初始化操作期间将升压节点的电压控制为等于初始电压。 升压单元可以被配置为基于第一和第二输入信号来升压升压节点的电压。 此外,传输单元可以被配置为控制升压电压的输出。

    Wave pipelined output circuit of synchronous memory device
    5.
    发明申请
    Wave pipelined output circuit of synchronous memory device 有权
    同步存储设备的波形流水线输出电路

    公开(公告)号:US20070043921A1

    公开(公告)日:2007-02-22

    申请号:US11504897

    申请日:2006-08-16

    IPC分类号: G06F13/00

    摘要: Provided is a wave pipelined output circuit of a synchronous memory device. In the wave pipelined output circuit, paths for transferring data in a high frequency mode of the synchronous memory device are separated from paths for transferring the data in a low frequency mode of the synchronous memory device. The number of registers included in data output paths in the high frequency mode is reduced and the number of control signals used for data input/output of the registers is also reduced. Consequently, loads of the data output paths in the high frequency mode are decreased to improve a high frequency operation and reduce the chip area of the output circuit.

    摘要翻译: 提供了同步存储器件的波形流水线输出电路。 在波长流水线输出电路中,同步存储装置的高频模式传送数据的路径与同步存储装置的低频模式下的数据传送路径分离。 包括在高频模式的数据输出路径中的寄存器数量减少,并且用于寄存器的数据输入/输出的控制信号的数量也减少。 因此,降低高频模式下的数据输出路径的负载,以改善高频操作并减小输出电路的芯片面积。

    Address buffer circuit and method for controlling the same

    公开(公告)号:US20060077748A1

    公开(公告)日:2006-04-13

    申请号:US11232175

    申请日:2005-09-21

    IPC分类号: G11C8/00

    CPC分类号: G11C8/06

    摘要: An address buffer circuit for a semiconductor memory device wherein an address buffer is enabled (to output an internal address signal) in response to a first level of a control signal and, but is disabled in response to a second level of the control signal. An address buffer control unit generates the control signal at the second level in ‘no operation’ state (NOP command) in which the semiconductor memory device does not perform data accessing operations and generates the control signal at the first level while the semiconductor memory device performs data accessing operations, thereby reducing or minimizing the output of an internal address buffered and output by the address buffer at and thus reducing power consumption during no-operation states of the semiconductor memory device.

    Data output circuits for synchronous integrated circuit memory devices
    7.
    发明授权
    Data output circuits for synchronous integrated circuit memory devices 失效
    同步集成电路存储器件的数据输出电路

    公开(公告)号:US07002852B2

    公开(公告)日:2006-02-21

    申请号:US10632439

    申请日:2003-07-31

    IPC分类号: G11C16/04

    摘要: A data output circuit includes a plurality of registers and a plurality of register output selection switches that are respectively connected to the plurality of registers. Pairs of the plurality of register output selection switches are connected by respective common active regions. A first data group selection switch is connected to the common active regions of a first set of the plurality of register output selection switches. A second data group selection switch is connected to the common active regions of a second subset of the plurality of register output selection switches. An output driver is connected to the first and second data group selection switches.

    摘要翻译: 数据输出电路包括分别连接到多个寄存器的多个寄存器和多个寄存器输出选择开关。 多个寄存器输出选择开关的对通过相应的公共有效区域连接。 第一数据组选择开关连接到多个寄存器输出选择开关的第一组的公共有效区。 第二数据组选择开关连接到多个寄存器输出选择开关的第二子集的公共有效区域。 输出驱动器连接到第一和第二数据组选择开关。

    Power supply device for charge pumping
    9.
    发明授权
    Power supply device for charge pumping 有权
    电荷泵送电源

    公开(公告)号:US08872436B2

    公开(公告)日:2014-10-28

    申请号:US13615843

    申请日:2012-09-14

    IPC分类号: G05F1/10 H05B37/02

    CPC分类号: H02M3/07

    摘要: A power supply device includes; first/second boost circuits that boost voltages applied to a first/second boost nodes in response to a first/second main signals, and respectively operated first/second transmission unit that control provision of boosted voltages to an output node. The power supply device also includes a bulk voltage controller connected between the boosted nodes and controlling a connection between the output node and a bulk node in response to a bulk control signal. Voltages respectively applied to the first and second transmission units are determined in response to an output node voltage, as well as the first/second main signals.

    摘要翻译: 电源装置包括: 第一/第二升压电路,其响应于第一/第二主信号升压施加到第一/第二升压节点的电压,以及分别操作的第一/第二传输单元,其控制向输出节点提供升压电压。 电源装置还包括连接在升压节点之间的体电压控制器,并且响应于大容量控制信号来控制输出节点和体节点之间的连接。 分别施加到第一和第二传输单元的电压响应于输出节点电压以及第一/第二主信号而被确定。

    POWER SUPPLY DEVICE FOR CHARGE PUMPING
    10.
    发明申请
    POWER SUPPLY DEVICE FOR CHARGE PUMPING 有权
    充电泵的电源装置

    公开(公告)号:US20130162159A1

    公开(公告)日:2013-06-27

    申请号:US13615843

    申请日:2012-09-14

    IPC分类号: G05F1/10 H05B37/02

    CPC分类号: H02M3/07

    摘要: A power supply device includes; first/second boost circuits that boost voltages applied to a first/second boost nodes in response to a first/second main signals, and respectively operated first/second transmission unit that control provision of boosted voltages to an output node. The power supply device also includes a bulk voltage controller connected between the boosted nodes and controlling a connection between the output node and a bulk node in response to a bulk control signal. Voltages respectively applied to the first and second transmission units are determined in response to an output node voltage, as well as the first/second main signals.

    摘要翻译: 电源装置包括: 第一/第二升压电路,其响应于第一/第二主信号升压施加到第一/第二升压节点的电压,以及分别操作的第一/第二传输单元,其控制向输出节点提供升压电压。 电源装置还包括连接在升压节点之间的体电压控制器,并且响应于大容量控制信号来控制输出节点和体节点之间的连接。 分别施加到第一和第二传输单元的电压响应于输出节点电压以及第一/第二主信号而被确定。